(19)

(12)





## (11) **EP 2 697 160 B1**

**EUROPEAN PATENT SPECIFICATION** 

- (45) Date of publication and mention of the grant of the patent: 06.05.2015 Bulletin 2015/19
- (21) Application number: 12731195.9
- (22) Date of filing: 10.04.2012

- (51) Int Cl.: **B81C 1/00** <sup>(2006.01)</sup> **B06B 1/02** <sup>(2006.01)</sup>
- (86) International application number: PCT/TR2012/000058
- (87) International publication number: WO 2012/141666 (18.10.2012 Gazette 2012/42)

## (54) A METHOD FOR MICROFABRICATION OF A CAPACITIVE MICROMACHINED ULTRASONIC TRANSDUCER COMPRISING A DIAMOND MEMBRANE AND A TRANSDUCER THEREOF

VERFAHREN ZUR MIKROHERSTELLUNG EINES KAPAZITIVEN MIKROGEFERTIGTEN ULTRASCHALLWANDLERS MIT EINER DIAMANTMEMBRAN UND IN DIESEM VERFAHREN HERGESTELLTER WANDLER

PROCÉDÉ DE MICRO-FAÇONNAGE D'UN TRANSDUCTEUR ULTRASONIQUE CAPACITIF MICRO-USINÉ COMPORTANT UNE MEMBRANE EN DIAMANT, ET TRANSDUCTEUR ASSOCIÉ

- (84) Designated Contracting States: AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR
- (30) Priority: 11.04.2011 US 201113083599
- (43) Date of publication of application: 19.02.2014 Bulletin 2014/08
- (73) Proprietor: Bayram, Baris 06800 Ankara (TR)
- (72) Inventor: Bayram, Baris 06800 Ankara (TR)

- (74) Representative: Berkkam, Ayfer AZe Patent Marka Ltd. Becker-Gundahl-Strasse 49 81479 Munich (DE)
- (56) References cited:
  - BAYRAM B ET AL: "Plasma-activated direct bonding of diamond-on-insulator wafers to thermal oxide grown silicon wafers", DIAMOND AND RELATED MATERIALS, ELSEVIER SCIENCE PUBLISHERS, AMSTERDAM, NL, vol. 19, no. 11, 1 November 2010 (2010-11-01), pages 1431-1435, XP027358376, ISSN: 0925-9635 [retrieved on 2010-09-29]
  - CHO S T ET AL: "Secondary sensitivities and stability of ultrasensitive silicon pressure sensors", 19900604; 19900604 - 19900607, 4 June 1990 (1990-06-04), pages 184-187, XP010000765,

Note: Within nine months of the publication of the mention of the grant of the European patent in the European Patent Bulletin, any person may give notice to the European Patent Office of opposition to that patent, in accordance with the Implementing Regulations. Notice of opposition shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).

## Description

## **Field of the Invention**

<sup>5</sup> **[0001]** This invention relates generally to capacitive micromachined ultrasonic transducers (CMUTs), particularly to those comprising diamond or diamond like carbon (will be referred to as diamond) membranes and a method of micro-fabrication of such CMUTs.

## Background of the Invention

10

**[0002]** Capacitive micromachined ultrasonic transducers (CMUTs) are electromechanical energy conversion devices used to transmit and receive ultrasound. CMUTs used in immersion are generally composed of vacuum-sealed cavities formed by a membrane material. The vacuum-sealed cavities are conventionally realized by two techniques. First one is the sacrificial release process where sacrificial material deposited before the membrane material is etched through

- <sup>15</sup> the etch holes, and etch holes are filled by deposition under low pressure to form the cavity. CMUTs fabricated by sacrificial release process mostly feature Si<sub>3</sub>N<sub>4</sub> membranes. The limitations of sacrificial release process to achieve very large membranes without breaking or very small membranes with high fill factor adversely affect the precise engineering of the transducer physical parameters. The Si<sub>3</sub>N<sub>4</sub> membranes are also hard to present well-controlled deflection profiles due to the process-dependent residual stress in the membrane material. The second one is direct wafer bonding
- method where two wafers (one having cavity patterning and the other having the membrane material) are bonded under elevated temperatures under vacuum.
   [0003] Among these microfabrication methods, direct wafer bonding technology is more economical offering better process control, higher yield, and more novelties in CMUT designs than the sacrificial release process. Direct wafer
- <sup>25</sup> bonding technology enabled development of single crystal silicon membrane CMUTs rather than silicon nitride membrane ones. As the membrane and the substrate material are both silicon, direct wafer bonding at high temperatures (1100 °C) is achieved without introducing any residual stress in the membrane. Furthermore, IC compatible direct wafer bonding at lower temperatures (400 °C) can be also utilized. This technology has significantly reduced the complexity and the time of the processing of CMUTs additionally offering superior process control, high yield, and improved uniformity compared to the already mature sacrificial release process. Best part of wafer bonding technology is to present a well-
- <sup>30</sup> known silicon crystal material as a membrane, and to achieve vacuum sealed cavities without the need to open etch holes on the membrane, both of which directly translate into reliable operation in immersion. Recently, successful flipchip bonding of IC and wafer-bonded 2-D CMUT arrays incorporating through wafer trench-isolated interconnects has been demonstrated. Therefore, recent developments enable the specifications of the CMUT design be comfortably satisfied facilitating the realization of industrial grade CMUT products using direct wafer bonding technology.
- <sup>35</sup> **[0004]** Energy conversion efficiency of CMUTs has been of primary importance for ultrasound applications, and improvement of this efficiency has been extensively studied for ultrasound transducers. Conventionally, the CMUT is biased at a voltage below the collapse voltage, and an AC signal is applied to generate ultrasound. The efficiency of the transducer is drastically improved as the bias voltage approaches the close vicinity of the collapse voltage. However, this high efficiency comes with a risk of membrane collapse onto the substrate. Additionally, the AC amplitude is limited
- to a small excitation voltage around a large bias voltage to prevent membrane collapse during operation. Therefore, the maximum output pressure of a CMUT is inherently limited by the requirements of the conventional operation.
   [0005] For potential applications such as high intensity focused ultrasound (HIFU) in medical therapeutics, larger output pressures are essential. To offer unprecedented acoustic output pressure in transmit without the aforementioned limitations, novel CMUT operation modes of collapse and collapse-snapback are introduced. Both operation modes
- <sup>45</sup> require the membrane to contact the substrate surface, which poses a problem on the durability of the membrane in terms of structural integrity and tribological property. Large membrane deflection at collapse increases the stress within the membrane, and change of stress at ultrasound frequencies causes reduced lifetime and compromised reliability in these high output pressure operation modes. Ultrasound applications require the transducer surface to be in contact with the acoustic medium. Because the surface is subject to environmental conditions as well as external pressures,
- <sup>50</sup> the durability of the membrane defined by hardness is also a major criteria for CMUT performance. Because of electrostatic forces in addition to the atmospheric pressure due to the vacuum sealed cavities, Young's modulus of the membrane plays an important role in the membrane deflection profiles as well.

[0006] Collapse-snapback mode requires the collision of the contacting surfaces every cycle, and heat released needs to be dissipated quickly to maintain stable operation. Based on the additional requirements of these modes to reach high output transmit pressure at a sustainable transducer operation, diamond is proposed as the ultimate solution to be used as the membrane material. Mechanical (high Young's modulus, extreme hardness), thermal (large thermal conductivity, low thermal expansion coefficient), and electrical properties (insulator, large electrical breakdown field) of diamond are all in favor of its use in the microfabrication of CMUTs. Chemical inertness, biocompatibility and surface

modification are further benefits of diamond for CMUTs to be utilized in corrosive environment and biological samples, respectively. For example, hydrophilic  $O_2$ -terminated diamond surface, achieved by oxygen plasma or piranha wet processing, will withstand against the detrimental cavitation shock of bubbles in immersion. Because no wet chemical etchant of diamond exists, its use is best suited for extreme and harsh environments. Compared to all potential membrane materials as well as current membrane materials of  $Si_3N_4$  and silicon, diamond distinguishes itself based on high Young's modulus and exceptional hardness (see Table 1 for material properties of  $Si_3N_4$ , Si, and diamond).

5

Table 1: 10 Material Silicon Nitride Silicon Diamond Property Young's Modulus 320 160 1200 (GPa) 15 Hardness 1580 1000 10000  $(kg/mm^2)$ Thermal 20 Conductivity 30 151 2000 (W/mK)Thermal Expansion 3.3 2.5 1.1  $(10^{-6}/K)$ 25

**[0007]** Diamond is a perfect membrane material candidate based on its material properties. However, unmature single crystal diamond (SCD) deposition technologies prevented diamond membranes integration into CMUTs. Thin film SCD coated wafers are not commercially available for batch MEMS processes. Surface roughness of SCD is also high to be utilized for CMUT microfabrication based on direct wafer bonding technology.

utilized for CMUT microfabrication based on direct wafer bonding technology.
 [0008] Recently, with improvements in diamond material growth and technology, ultrananocrystalline diamond (UNCD) as a thin film was made commercially available. UNCD shares a large portion of the benefits of the SCD with compromised features such as reduced resistivity due to graphitic forms enclosing polycrystalline diamond (SCD: insulator, UNCD: highly resistive). A remarkable feature of UNCD as a membrane material is its deposition as a thin film over a wafer surface with very low residual stress (i.e. < 50 MPa). UNCD, featuring smaller grain size and surface roughness has</li>

<sup>35</sup> surface with very low residual stress (i.e. < 50 MPa). UNCD, featuring smaller grain size and surface roughness has been recently explored for microelectromechanical systems (MEMS) applications such as RF MEMS resonators and hybrid piezoelectric/UNCD cantilevers. However, there are no studies of CMUTs with diamond membranes. [0009] In the documents US7846102B2 and US7745248B2 disclosing various improvements regarding CMUTs, it has been merely mentioned that diamond can be used in the membrane material amongst other materials such as

silicon, silicon nitride or silicon carbide.
 [0010] In the document US7530952B2, a CMUT incorporating direct wafer bonding between the membrane and the substrate is disclosed. It has also been mention in said document that the membrane material can be of diamond amongst other materials such as silicon, silicon nitride or sapphire.

[0011] The inventions disclosed in the above mentioned documents, US7846102B2, US7745248B2 and
 <sup>45</sup> US7530952B2, are not concerned with providing a method to use diamond in the membrane and thus, neither the characteristics of the diamond material to be used nor the means for such use of diamond are not established.
 [0012] An inconvenience arises in the use of diamond in a membrane to be joined to the substrate by direct wafer

bonding, due to the surface properties of diamond layers grown on a substrate as is required for direct wafer bonding.
 The high surface roughness of such a diamond layer and the low chemical affinity between diamond and silicon dioxide
 hinders the establishment of the desired direct wafer bond. Moreover, applying conventional polishing methods on a diamond layer does not improve the direct wafer bonding abilities of the diamond layer.

**[0013]** In "Plasma-activated direct bonding of diamond-on-insulator wafers to thermal oxide grown silicon wafers" by B. Bayram et. al. in Diamond and Related Materials Vol. 19 (2010) pages 1431 - 1435, the process of bonding a diamond thin film membrane to oxide support structures using an intermediate oxide layer is described. This intermediate oxide

<sup>55</sup> is deposited using plasma enhanced chemical vapour deposition (PECVD). Such membranes are suitable for use in capacitive micromachined ultrasonic transducers (CMUTs).

## Summary of the Invention

**[0014]** The object of the invention is to achieve microfabrication of a CMUT employing a membrane having ultrananocrystalline diamond (UNCD) or nanocrystalline diamond (NCD). A membrane made of diamond advances the state of the art CMUT features due to several advantageous diamond material properties such as high Young's modulus, high hardness, high heat conductivity and low thermal expansion.

**[0015]** Another object of the invention is to achieve microfabrication of a diamond-based CMUT by plasma-activated direct wafer bonding of cavity-defined thermally oxidized silicon wafer and diamond coated silicon wafer having a thin high temperature oxide interlayer on top.

- <sup>10</sup> **[0016]** The method for microfabrication of a diamond-based CMUT having at least one CMUT cell, basically includes the steps
  - 1. preparation of the base substrate by
  - a. preparing a first electrode layer on a substrate, preferably by doping of the surface of said substrate and forming a conductive top surface suitable for ohmic contact with a metal;

b. and forming cavity walls on said doped substrate surface by growing, patterning via lithography mask, and then etching silicon dioxide;

- 2. preparation of the membrane substrate by
  - a. preparing or obtaining of diamond layer coated on a substrate;
- <sup>25</sup> b. depositing electrically-insulating high temperature oxide on diamond as an intermediate layer.

c. and thinning the intermediate layer to a final thickness via chemical mechanical polishing (CMP) to achieve reduced surface roughness of the top interlayer surface for direct wafer bonding;

- 30 3. bonding of the base and the membrane substrates by
  - a. cleaning and plasma activation of both surfaces of the base and the membrane substrates;
  - b. contacting of both surfaces in high vacuum conditions (10<sup>-4</sup> mbar) such that the intermediate layer is facing cavities;
    - c. annealing the pre-bonded substrates under 10 kN contacting force at 550 °C for several hours;
    - 4. removing the substrate of the diamond layer;
- 40

45

50

55

35

5

15

20

5. and forming at least one second electrode on the membrane and at least one first electrode connection;

wherein the intermediate layer of step 2.b. is of a material with high chemical affinity towards the cavity wall material and by polishing the surface roughness of said intermediate layer is decreased after deposition, to below 0.5 nm thus providing a surface suitable for direct wafer bonding. The resulting thickness of said intermediate layer after being polished is determined such that the behavior of the membrane is determined by the diamond layer.

**[0017]** Preferably, for the diamond layer, diamond in the form of a nanocrystalline diamond (NCD) or an ultrananocrystalline diamond (UNCD) layer with a low residual stress below 50 MPa is obtained on a silicon or silicon dioxide wafer and then a high temperature oxide (HTO) to form the intermediate layer is applied on the diamond layer. The HTO is then chemically-mechanically polished (CMP) to obtain the desired surface roughness and thickness. Shaping of various

layers can be performed using known masking, etching etc. methods. **[0018]** Thus the CMUT according to the invention consists of a base wafer, a conductive layer to act as a first electrode on one surface of said base wafer, at least one cavity on said first electrode, an intermediate layer adjacent to said at least one cavity, a diamond membrane, at least one second electrode on the membrane and at least one first electrode connection.

**[0019]** The diamond layer may be undoped or doped. If the diamond used for the membrane is of a conductive form, then the membrane itself acts as a second electrode. Then, the intermediate layer serves also as an electrical insulator preventing the circuit from shorting through the first electrode.

## **Brief Description of the Figures**

| 5  | <b>[0020]</b> The objectives and advantages of the present invention will be understood by reading the following detailed description in conjuction with the drawing, in which:                                                                                            |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | FIG. 1 is a planar cross-section view of the CMUT cell according to the invention.                                                                                                                                                                                         |
|    | FIG. <b>2</b> (a) shows a top view of a single CMUT.                                                                                                                                                                                                                       |
| 10 | FIG. <b>2</b> (b) shows a magnified view of a CMUT cell and its neighboring cells.                                                                                                                                                                                         |
|    | FIG. <b>3</b> (a) shows a top view of a 16-element 1-D CMUT array.                                                                                                                                                                                                         |
| 15 | FIG. <b>3</b> (b) shows a magnified view of a portion of 5 neighboring 1-D CMUT array elements.                                                                                                                                                                            |
|    | FIG. <b>3</b> (c) shows a magnified view of a CMUT cell and its neighboring cells.                                                                                                                                                                                         |
|    | FIG. <b>4</b> (a) shows an n-type silicon substrate with <100> crystal orientation.                                                                                                                                                                                        |
| 20 | FIG. 4(b) shows an n-type silicon substrate with phosphorous doped (n <sup>+</sup> -type) conductive surface layer.                                                                                                                                                        |
|    | FIG. <b>4</b> (c) shows thermally oxidized silicon dioxide layer on top of n <sup>+</sup> -type surface layer.                                                                                                                                                             |
| 25 | FIG. 4(d) shows spin-coated photoresist layer on top of thermal silicon dioxide layer of FIG. 4(c).                                                                                                                                                                        |
|    | FIG. 4(e) shows patterned photoresist layer of FIG. 4(d) via lithography mask CAVITY.                                                                                                                                                                                      |
| 30 | FIG. <b>4</b> (f) shows patterned thermal silicon dioxide layer (protected via patterned photoresist) via reactive ion etching of silicon dioxide (RIE-SiO <sub>2</sub> ) using $CHF_3/CF_4$ gas chemistry.                                                                |
|    | FIG. <b>4</b> (g) shows cavity walls of thermal silicon dioxide formed over doped silicon substrate (photoresist removed via oxygen plasma).                                                                                                                               |
| 35 | FIG. <b>5</b> (a) shows diamond deposited on silicon wafer.                                                                                                                                                                                                                |
|    | FIG. <b>5</b> (b) shows high temperature oxide (SiO <sub>2</sub> ) deposited on silicon substrate in a low pressure chemical vapor deposition (LPCVD) furnace using dichlorosilane (SiH <sub>2</sub> Cl <sub>2</sub> ) and nitrous oxide (N <sub>2</sub> O) gas chemistry. |
| 40 | FIG. 5(c) shows chemically mechanically polished (CMP) high temperature oxide layer (thinned) of FIG. 5(b).                                                                                                                                                                |
|    | FIG. 6(a) shows plasma-activated direct wafer bonded pair of top surfaces of substrates in FIG. 4(g) and FIG. 5(c).                                                                                                                                                        |
|    | FIG. <b>6</b> (b) shows thinned substrate (mechanically supporting the diamond layer) of FIG. <b>6</b> (a) via grinding.                                                                                                                                                   |
| 45 | FIG. <b>6</b> (c) shows plasma enhanced chemical vapor deposition (PECVD) of silicon dioxide on the bottom of the substrate having cavity walls.                                                                                                                           |

- FIG. 6(d) shows diamond membranes over cavity via wet chemically etched thinned substrate of FIG. 6(b).
- <sup>50</sup> FIG. **7**(a) shows plasma enhanced chemical vapor deposition (PECVD) of silicon dioxide on top of the diamond membrane of FIG. **6**(d).

FIG. 7(b) shows spray-coated photoresist layer on top of PECVD silicon dioxide of FIG. 7(a).

<sup>55</sup> FIG. **7**(c) shows patterned photoresist layer of FIG. **7**(b) via lithography mask CONTACT.

FIG. **7**(d) shows patterned PECVD silicon dioxide layer (protected via patterned photoresist) via reactive ion etching of silicon dioxide (RIE-SiO<sub>2</sub>) using CHF<sub>3</sub>/CF<sub>4</sub> gas chemistry.

|    | FIG. <b>7</b> (e) shows patterned diamond layer (protected via patterned PECVD silicon dioxide layer) via reactive ion etching of diamond (RIE-C) using inductively coupled O <sub>2</sub> plasma.                                                                  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5  | FIG. <b>7</b> (f) shows opening of ground contact area on doped substrate and top electrode contact area on diamond membrane via reactive ion etching of silicon dioxide (RIE-SiO <sub>2</sub> ) using $CHF_3/CF_4$ gas chemistry.                                  |
|    | FIG. 8(a) shows aluminium deposited on top surface of FIG. 7(f).                                                                                                                                                                                                    |
| 10 | FIG. 8(b) shows spray-coated photoresist layer on top surface of FIG. 8(a).                                                                                                                                                                                         |
|    | FIG. 8(c) shows patterned photoresist layer of FIG. 8(b) via lithography mask METAL.                                                                                                                                                                                |
| 15 | FIG. <b>8</b> (d) shows planar cross-sectional view of the final device having patterned aluminium layer (protected via patterned photoresist) via wet chemical etching, and removal of the patterned photoresist via oxygen plasma.                                |
|    | FIG. <b>9</b> (a) is a graph showing the experimental and the theoretical deflection profiles of a CMUT with a nanocrystalline diamond membrane according to the invention.                                                                                         |
| 20 | FIG. <b>9</b> (b) is a graph showing the experimental and the theoretical deflection profiles of a CMUT with a ultrananoc-<br>rystalline diamond membrane according to the invention.                                                                               |
|    | FIG. 10(a) is a graph of capacitance and resistance versus frequency for a CMUT according to the invention.                                                                                                                                                         |
| 25 | FIG. <b>10</b> (b) is a graph showing the experimental and the theoretical deflection profiles versus bias voltage of a CMUT according to the invention.                                                                                                            |
|    | FIG. 11 is a graph of hydrophone readings with respect to time relating to an airborne CMUT according to the invention.                                                                                                                                             |
| 30 | FIG. <b>12</b> (a) is a photo of aligned diamond-based CMUT and needle hydrophone in immersion. 2-D scan area in x and y coordinates are shown visually. Origin corresponds to the center of the CMUT.                                                              |
| 35 | FIG. <b>12</b> (b) is a graph of measurement results of the normalized peak-to-peak pressure (in dB) for 2-D scan area. Theoretically calculated lines separating the main lobe and the side lobes are also shown with dotted lines on top of the measurement data. |
|    | FIG. <b>13</b> (a) is a graph of experimental and theoretical results of the normalized peak-to-peak pressure on the normal of the CMUT surface.                                                                                                                    |
| 40 | FIG. <b>13</b> (b) is a graph of experimental acoustic output pressure along the x-axis parallel to the CMUT surface at y=15 mm (Fresnel distance (S=1)), y=30 mm (S=2), and y=8.2 mm (S=0.5).                                                                      |
|    | FIG. $13(c)$ is a graph of spectrum of the diamond-based CMUT with peak-to-peak AC amplitudes of 9 V, 36 V, and 54 V.                                                                                                                                               |

## Detailed Description of Preferred Embodiments

45

**[0021]** Although the following detailed description contains many specifics for the purposes of illustration, anyone of ordinary skill in the art will readily appreciate that many variations and alterations to the following exemplary details are within the scope of the invention. Accordingly, the following preferred embodiment of the invention is set forth without any loss of generality to, and without imposing limitations upon, the claimed invention.

- 50 [0022] A CMUT cell produced according to the present invention is shown in FIG. 1. Said CMUT cell consists of a silicon substrate base wafer 100, a substrate electrode layer 102 produced on one surface of said substrate base wafer 100 by doping said surface, cavity walls 114 of a thermal oxide on said substrate electrode layer 102 for defining at least one cavity, a diamond layer 142 to provide membrane functions, an intermediate layer 144 of HTO deposited on one side of said diamond layer 142 and providing a surface for direct wafer bonding between said cavity walls 114 and said
- <sup>55</sup> diamond layer **142**, a membrane electrode **156** on the other side of the diamond layer **142**, and substrate electrode connections **158** (not shown in FIG. **1**) formed on the substrate electrode layer **102**. The diamond layer **142** may be undoped or doped. When the diamond layer **142** is doped, the diamond layer **142** itself acts as an electrode and the membrane electrode **156** is rendered obsolete thus it is either used merely as an electrode connection or is not fabricated

at all.

5

[0023] The substrate electrode layer 102 can be n-doped or p-doped, using dopants such as phosphorus or boron respectively.

**[0024]** NCD consists of nanocrytalline diamond each of which having a grain size of 10 nm, whereas UNCD consists of ultrananocrystalline diamond each of which having a grain size of 3 to 5 nm.

**[0025]** During CMP, a reduction of 0.3  $\mu$ m is sufficient to decrease the surface roughness of the intermediate layer **124** of HTO in FIG. **5**(c) to a value below 0.5 nm. Thus the originally deposited HTO **122** in FIG. 5(b) has a thickness 0.3  $\mu$ m more than the desired thickness.

[0026] The membrane electrode **156** and the substrate electrode connections **158** in FIG. **8**(d) can be of any combination of metals such as aluminum, titanium, platinum or gold.

**[0027]** The dimensions of the CMUT cell is determined according to the operational characteristics of the ultrasound transducer such as collapse voltage and center frequency.

**[0028]** The ratio of the thickness of the intermediate layer **144** to that of the diamond layer **142** cannot exceed 5 such that the behavior of the membrane is determined by the diamond layer **142**. Said ratio is preferably 0.25.

- <sup>15</sup> **[0029]** Some dimensions have been marked on the CMUT cell depicted in FIG. **1** where;  $t_s$  is the substrate base wafer **100** thickness including the substrate electrode layer **102**,  $t_g$  is the thickness of the cavity walls **114** and thus the cavities,  $t_h$  is the thickness of the intermediate layer **144**,  $t_m$  is the thickness of the diamond layer **142**,  $t_e$  is the thickness of the membrane electrode **156**, s is the support length of a CMUT cell excluding the substrate electrode connections **158**,  $r_m$ is the radius of a cavity and thus the active region of the membrane, and  $r_e$  is the radius of the membrane electrode **156**.
- <sup>20</sup> **[0030]** For a CMUT cell according to the invention the above defined dimensions are

|    | t <sub>s</sub> | : approximately 500 $\mu\text{m},$ insignificant in scope of the invention |
|----|----------------|----------------------------------------------------------------------------|
|    | t <sub>q</sub> | : 0.1-5 $\mu$ m, as is known from the prior art                            |
|    | t <sub>h</sub> | : 0.1-1 μm                                                                 |
| 25 | t <sub>m</sub> | : 0.3-10 μm                                                                |
|    | t <sub>e</sub> | : 0.2-2 $\mu$ m, as is known from the prior art                            |
|    | S              | : 1-100 $\mu$ m, as is known from the prior art                            |
|    | r <sub>m</sub> | : 5-1000 $\mu$ m, as is known from the prior art                           |
| 30 | r <sub>e</sub> | : 5-1000 $\mu\text{m},$ as is known from the prior art                     |
|    |                |                                                                            |

**[0031]** A CMUT producing ultrasound vibrations of a frequency of 1.74 MHz in air under a DC voltage of 100 V, fabricated according to the invention was used for testing purposes. The dimensions of each CMUT cell accordingly are

| 35 | t <sub>s</sub> | : 525 μm  |
|----|----------------|-----------|
|    | t <sub>a</sub> | : 1.57 μm |
|    | t <sub>h</sub> | : 0.23 μm |
|    | t <sub>m</sub> | : 1.0 μm  |
| 40 | t <sub>e</sub> | : 0.4 μm  |
|    | S              | : 3 μm    |
|    | r <sub>m</sub> | : 60 µm   |
|    | r <sub>e</sub> | : 30 μm   |

<sup>45</sup> **[0032]** A single CMUT design in FIG. **2** and 1-D CMUT array design in FIG. **3** are realized successfully using the present invention.

**[0033]** For the above mentioned CMUT, the method for microfabrication of a CMUT comprising a diamond membrane was performed through the steps:

<sup>50</sup> 1. preparation of the substrate by

55

a. preparing an n-type silicon wafer as a substrate base wafer **100** of 500  $\mu$ m to act as a base for the CMUT as depicted in FIG. **4**(a);

b. doping the surface of the substrate base wafer **100** with phosphorous, by processing in a doping furnace with POCI<sub>3</sub> and O<sub>2</sub> at 1050 °C, to obtain a conductive substrate electrode layer **102**, with a conductivity less than 1  $\Omega$ /square, as depicted in FIG. **4**(b);

|    | c. and forming cavities by                                                                                                                                                                                                                                                                                                                                                                                |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5  | i. depositing, at 1000 °C, a thermal oxide of silicon dioxide on the substrate electrode layer <b>102</b> as depicted in FIG. <b>4</b> (c);                                                                                                                                                                                                                                                               |
|    | ii. coating said thermal oxide layer with a photoresist <b>106</b> as depicted in FIG. <b>4</b> (d);                                                                                                                                                                                                                                                                                                      |
| 10 | iii. etching said photoresist <b>104</b> with UV radiation <b>112</b> while preserving the photoresist regions corresponding to the desired cavity wall positions using a mask <b>110</b> as depicted in FIG. <b>4</b> (e);                                                                                                                                                                               |
|    | iv. forming the cavity walls <b>114</b> by reactive ion etching (RIE) <b>116</b> of regions of said thermal oxide layer not covered by the photoresist <b>108</b> , using $CHF_3$ and $CF_4$ as depicted in FIG. <b>4</b> (f);                                                                                                                                                                            |
| 15 | v. and removing the leftover photoresist <b>108</b> , using $O_2$ plasma, as depicted in FIG. <b>4</b> (g);                                                                                                                                                                                                                                                                                               |
| 10 | 2. preparation of the membrane by                                                                                                                                                                                                                                                                                                                                                                         |
| 20 | a. preparing or obtaining of a silicon wafer as a membrane base wafer <b>118</b> , coated with a diamond layer <b>120</b> of UNCD or NCD whose residual stress is lower than 50 MPa, as depicted in FIG. <b>5</b> (a);                                                                                                                                                                                    |
| 20 | b. forming a HTO intermediate layer <b>122</b> of silicon dioxide on said diamond layer <b>120</b> , by low pressure chemical vapor deposition at 850 °C using SiH <sub>2</sub> Cl <sub>2</sub> and N <sub>2</sub> O as depicted in FIG. <b>5</b> (b);                                                                                                                                                    |
| 25 | c. and adjusting the surface roughness and thickness of said intermediate layer <b>124</b> , by chemical mechanical polishing such that the surface roughness is in a small vicinity of 0.3 nm, as depicted in FIG. <b>5</b> (c);                                                                                                                                                                         |
| 30 | 3. assembling the membrane on the substrate, after activation of the respective surfaces with N <sub>2</sub> plasma and at 550 °C, under a vacuum of $10^{-4}$ mbar and a force of 10 kN for 7 hours, such that the intermediate layer <b>124</b> is facing cavities, by direct wafer bonding between the intermediate layer <b>124</b> and the cavity walls <b>114</b> as depicted in FIG. <b>6</b> (a); |
|    | 4. removing the membrane base wafer <b>118</b> by                                                                                                                                                                                                                                                                                                                                                         |
| 05 | a. optionally, decreasing the thickness of the membrane base wafer <b>118</b> to 100 $\mu$ m by grinding, in order to decrease etching time, as depicted in FIG. <b>6</b> (b);                                                                                                                                                                                                                            |
|    | b. coating the substrate base wafer <b>100</b> with a protective layer of $SiO_2$ <b>128</b> , by plasma enhanced chemical vapor deposition (PECVD), to provide protection of the substrate base wafer <b>100</b> as depicted in FIG. <b>6</b> (c);                                                                                                                                                       |
| 40 | c. removing the membrane base wafer <b>126</b> by etching with tetramethylammonium hydroxide as depicted in FIG. <b>6</b> (d);                                                                                                                                                                                                                                                                            |
|    | 5. and forming the membrane electrode <b>156</b> and the substrate electrode connections <b>158</b> by                                                                                                                                                                                                                                                                                                    |
| 45 | a. coating the diamond layer <b>120</b> with a protective layer of SiO <sub>2</sub> <b>130</b> , by PECVD, to provide protection of the diamond layer <b>120</b> as depicted in FIG. <b>7</b> (a);                                                                                                                                                                                                        |
|    | b. coating the last mentioned protective layer <b>130</b> with a photoresist <b>132</b> as depicted in FIG. 7(b);                                                                                                                                                                                                                                                                                         |
| 50 | c. etching said photoresist <b>130</b> with UV radiation <b>112</b> while preserving the photoresist regions <b>134</b> corresponding to the desired membrane shape and substrate electrode connection positions <b>158</b> using a mask <b>136</b> as depicted in FIG. <b>7</b> (c);                                                                                                                     |
| 55 | d. reactive ion etching <b>116</b> of regions of the last mentioned protective layer <b>138</b> not covered by the photoresist <b>134</b> as depicted in FIG. 7(d);                                                                                                                                                                                                                                       |
|    | e. reactive ion etching <b>140</b> of diamond <b>142</b> not covered by the last mentioned protective layer <b>138</b> , and removing the leftover photoresist <b>134</b> via inductively coupled oxygen plasma as depicted in FIG. <b>7</b> (e);                                                                                                                                                         |

f. reactive ion etching **116** of high temperature oxide layer **144**, thermal oxide cavity wall **146**, and protective layer of  $SiO_2$  **130**, while diamond **142** acts as etch stop as depicted in FIG. **7**(f);

g. forming a metal coating of aluminum 148 at the top of the CMUT by sputtering as depicted in FIG. 8(a);

h. coating said metal coating 148 with a photoresist 150 as depicted in FIG. 8(b);

i. etching said photoresist **150** with UV radiation **112** while preserving the photoresist **regions 154** corresponding to the desired membrane electrode **156** shapes and substrate electrode connection **158** positions, using a mask **152** as depicted in FIG. **8**(c);

j. wet chemical etching of regions of the metal coating not covered by the photoresist **154** as depicted in FIG.  $\mathbf{8}(d)$ , and removing the leftover photoresist **154** as depicted in FIG.  $\mathbf{8}(d)$ .

<sup>15</sup> **[0034]** During the deposition of HTO in step 2.b.,  $SiH_2CI_2$  and  $N_2O$  are employed. However, the  $N_2O$  gas, being a strong oxidizer, can damage the diamond layer **120**. Therefore this process is performed with a specific flow rate ratio of  $SiH_2CI_2$  to  $N_2O$  equal to 1:2, leaving no excess  $N_2O$ , whereas the conventional ratio is 1:5.

**[0035]** Removing of a membrane base wafer **118** of 500 μm solely by etching with tetramethylammonium hydroxide takes ten to twelve hours. Therefore the optional step 4.a. is incorporated thus decreasing the etching time to approximately two hours.

[0036] In an embodiment of the invention, the membrane electrode **156** consists of a titanium layer on the membrane to provide stiction, a platinum layer on said titanium layer to act as a diffusion barrier and a gold layer on said titanium layer. [0037] The arrays of CMUT cells according to the invention can be of circular, polygonal or any other shape, and be arranged in various patterns by using masks of relevant shapes. Generally, the most efficient CMUT design, in terms

- of cells per area, would consist of regular hexagonal cells. Such an array with circular cells is depicted in FIG. 3.
  [0038] The deflection profiles of two CMUTs fabricated according to the invention with membranes of NCD and UNCD are depicted in FIG. 9(a) and FIG. 9(b), respectively. The solid lines mark the measured values while the dashed ones mark the theoretical values which were obtained using finite element analysis method.
- [0039] A CMUT having an inner radius of 2586 μm containing 1500 CMUT cells of a circular shape and a diameter of 120 μm was tested in air using a hydrophone. Capacitance and resistance of said CMUT was measured against a range of frequency, and the results are shown in FIG. 10(a). Deflection versus bias voltage was measured using white light interferometer, and the results are depicted in FIG. 10(b). The solid lines mark the measured values while the dotted ones mark the theoretical values which were obtained using finite element analysis method. Moreover, a DC bias voltage of 100 V and a sinusoidal AC voltage of 1.74 MHz with a peak-to-peak voltage 35 V were applied on said CMUT for 5
- cycle burst. The hydrophone was aligned with the central normal of the CMUT at a 1.9 mm from the surface of the CMUT. The hydrophone readings are with respect to time are seen in FIG. 11.
   [0040] A CMUT having an inner radius of 2586 μm containing 2708 CMUT cells of a circular shape and a diameter of 88 μm was tested in sunflower oil using a hydrophone as depicted in FIG. 12(a). A DC bias voltage of 100 V and a sinusoidal AC voltage of 3.5 MHz with a peak-to-peak voltage of 36 V were applied on said CMUT for 10 periods. A two
- 40 dimensional ultrasound scan was performed, and the results obtained are shown in FIG. 12(b). Moreover, normalized peak-to-peak pressure along the central normal of said CMUT was measured, and the results are depicted in FIG. 13(a). The solid lines mark the measured values while the dotted ones mark the theoretical values which were obtained using finite element analysis method. Also, using the two dimensional scan data and the calibration values of the hydrophone, the acoustical output pressure of the CMUT along lines parallel to the CMUT was obtained as shown in FIG. 13(b). The
- <sup>45</sup> data for lines at distances of 15 mm (Fresnel distance, S=1), 30 mm (S=2) and 8.2 mm (S=0.5) are depicted in FIG. **13**(b). A symmetrical double peak at S=0.5 and a single peak with reduced magnitude at S=2 were found as expected by theory. The CMUT was further tested with a hydrophone placed along the central normal at a distance of 54.1 mm from the surface of the CMUT. A DC bias voltage of 100 V and sinusoidal AC voltages were applied on said CMUT for 30 periods. There different AC voltages of peak-to-peak 9, 36 and 54 V, each being varied from 1 MHz to 8 MHz with

steps 100 kHz, were used. The output magnitude of the CMUT versus frequency graph for said three voltage values obtained is depicted in FIG. 13(c).
 [0041] Various embodiments and applications employing the principles of the present invention can be implemented.

Therefore the scope of the invention is not limited to the examples above but determined by the following claims.

55

5

10

20

#### Claims

1. A method for microfabrication of a capacitive micromachined ultrasonic transducer (CMUT) containing at least one

|    |     | CMUT cell comprising the steps                                                                                                                                                                                                                                                                                                                                                                                      |
|----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |     | - preparation of a substrate (100) by                                                                                                                                                                                                                                                                                                                                                                               |
| 5  |     | <ul> <li>preparing a first electrode layer (102) on a Substrate, preferably by doping of the surface of said substrate,</li> <li>and forming cavity walls (114) on said first electrode layer (102) by depositing a thermal oxide of silicon oxide and then etching a cavity wall material,</li> </ul>                                                                                                              |
| 10 |     | - preparation of a membrane by                                                                                                                                                                                                                                                                                                                                                                                      |
|    |     | <ul> <li>preparing or obtaining of diamond layer (120) coated on a membrane base wafer (118)</li> <li>and forming and polishing an intermediate layer (124) with high temperature oxide of silicon dioxide which is deposited on the diamond layer using SiH<sub>2</sub>Cl<sub>2</sub> and N<sub>2</sub>O with SiH<sub>2</sub>Cl<sub>2</sub> to N<sub>2</sub>O specific flow rate ratio of equal to 1.2;</li> </ul> |
| 20 |     | <ul> <li>assembling the membrane on the substrate such that the intermediate layer is facing cavities, by plasma-activated direct wafer bonding between the intermediate layer and the cavity walls;</li> <li>removing the membrane base wafer (118) of the diamond layer;</li> <li>and forming at least one first electrode connection (156);</li> </ul>                                                           |
|    |     | wherein said intermediate layer (124) is of a material with high chemical affinity towards the cavity wall material, the surface roughness of said intermediate layer is decreased by polishing to below 0.5 nm, and the thickness of said intermediate layer after polishing is determined such that the behavior of the membrane is determined by the diamond layer.                                              |
| 25 | 2.  | The method of claim 1, wherein the ratio of the thickness of the polished high temperature oxide to that of the diamond layer is less than 5, preferably equal to 0.25.                                                                                                                                                                                                                                             |
| 30 | 3.  | The method of claim 1, wherein the thickness of the high temperature oxide before polishing is at least 0.3 $\mu$ m more than that of the polished high temperature oxide.                                                                                                                                                                                                                                          |
|    | 4.  | The method of claim 1, wherein the membrane is assembled to the substrate after surface activation with $N_2$ plasma and at 550 °C, under a vacuum of 10 <sup>-4</sup> mbar.                                                                                                                                                                                                                                        |
| 35 | 5.  | The method of claim 1, wherein the diamond layer is of nanocrystalline diamond.                                                                                                                                                                                                                                                                                                                                     |
|    | 6.  | The method of claim 5, wherein the diamond layer is on a substrate of silicon.                                                                                                                                                                                                                                                                                                                                      |
| 40 | 7.  | The method of claim 1, wherein the diamond layer is of ultrananocrystalline diamond.                                                                                                                                                                                                                                                                                                                                |
| 40 | 8.  | The method of claim 7, wherein the diamond layer is on a substrate of silicon dioxide.                                                                                                                                                                                                                                                                                                                              |
|    | 9.  | THe method of any of claims 5 to 8, wherein the diamond layer has a residual stress less than 50MPa.                                                                                                                                                                                                                                                                                                                |
| 45 | 10. | The method of claim 1, wherein the first electrode connections (148) are formed in at least one recess in the diamond layer.                                                                                                                                                                                                                                                                                        |
| 50 | 11. | The method of claim 10, wherein the recess in the diamond layer are obtained by reactive ion etching of the diamond layer while regions of the diamond layer not to be etched are covered with a protective layer of silicon dioxide.                                                                                                                                                                               |
|    | 12. | The method of claim 1, wherein the diamond layer is undoped and at least one second electrode (156) is also formed on the membrane during the last step.                                                                                                                                                                                                                                                            |
| 55 | 13. | The method of claim 1, wherein the diamond layer is doped                                                                                                                                                                                                                                                                                                                                                           |

**14.** The method of claim 13, wherein at least one second electrode (156) to act as an electrode connection is also formed on the membrane during the last step

- **15.** The method of any of claims 12 or 14, wherein the second electrode (156) is of a combination of aluminum, platinum, titanium and gold.
- **16.** The method of claim 15, wherein the second electrode (156) is of aluminum sputtered onto the membrane.
- **17.** The method of claim 15, wherein the second electrode (156) consists of a titanium layer on the membrane, a platinum layer on said titanium layer and a gold layer on said titanium layer.

## <sup>10</sup> Patentansprüche

5

20

25

- 1. Ein Verfahren zur Mikrofabrikation eines kapazitiven mikrobearbeiteten Ultraschallwandler (CMUT), die mindestens ein cMUT-Zelle, umfassend die Schritte :
- <sup>15</sup> Herstellen eines Substrats (100) durch
  - Herstellen einer ersten Elektrodenschicht (102) auf einem Substrat, vorzugsweise durch Dotieren der Oberfläche des Substrats;
  - und Bilden Hohlraumwände (114) auf der ersten Elektrodenschicht (102) durch Abscheiden eines thermischen Oxids aus Siliziumoxid und anschließendes Ätzen eines Hohlraum-Wandmaterials;
  - Herstellung einer Membran durch
  - Herstellen oder Erhalten der Diamantschicht (120) auf ein Membran-Basiswafer (118);
  - und Bilden und Polieren einer Zwischenschicht (124) auf der Diamantschicht mit der Hochtemperatur-Oxid von von Siliziumdioxid, der unter Verwendung SiH<sub>2</sub>Cl<sub>2</sub> und N<sub>2</sub>O mit dem spezifischen Fliessverhältnis SiH<sub>2</sub>Cl<sub>2</sub> zu N<sub>2</sub>O gleich 1:2 abgeschieden wird;
- Zusammenbauen der Membran auf dem Substrat, so daß die Zwischenschicht zugewandten Hohlräume durch plasmaaktivierte Direct-Wafer-Bonding zwischen der Zwischenschicht und den Hohlraumwänden;
  - Entfernen der Membran-Basiswafer von der Diamantschicht;
    - und Bilden zumindest einer ersten Elektrodenanbindung (156);
- wobei die Zwischenschicht (124) aus einem Material mit hoher chemischer Affinität zu dem Hohlraum Wandmaterial, die Oberflächenrauhigkeit der Zwischenschicht durch Polieren unter 0,5 nm verringern, und die Dicke
   der Zwischenschicht nach dem Polieren wird so bestimmt, dass das Verhalten der Membran durch die Diamantschicht festgelegt wird.
  - 2. Das Verfahren nach Anspruch 1, wobei das Verhältnis der Dicke des polierten Hochtemperaturoxids derjenigen der Diamantschicht weniger als 5, vorzugsweise gleich 0,25 ist.
- 40

- Das Verfahren nach Anspruch 1, wobei die Dicke des Hochtemperatur-Oxids vor dem Polieren mindestens 0,3μm mehr als diejenige des polierten Hochtemperaturoxids ist.
- Das Verfahren nach Anspruch 1, wobei die Membran zum Substrat nach der Oberflächenaktivierung mit N<sub>2</sub> Plasma und bei 550 ° C unter einem Vakuum von 10<sup>-4</sup> mbar montiert wird.
  - 5. Das Verfahren nach Anspruch 1, wobei die Diamantschicht aus nanokristallinen Diamant ist.
  - 6. Das Verfahren nach Anspruch 5, wobei die Diamantschicht auf einem Substrat aus Silizium ist.
- 50
- 7. Das Verfahren nach Anspruch 1, wobei die Diamantschicht aus ultrananokristallinen Diamant ist.
- 8. Das Verfahren nach Anspruch 5, wobei die Diamantschicht auf einem Substrat aus Siliziumdioxid ist.
- <sup>55</sup> **9.** Das Verfahren nach einem der Ansprüche 5 bis 8, wobei die Diamantschicht eine Restspannung kleiner als 50 Mpa hat.
  - 10. Das Verfahren nach Anspruch 1, wobei die ersten Elektrodenanschlüsse (148) in mindestens einer Aussparung in

der Diamantschicht gebildet sind.

- 11. Das Verfahren nach Anspruch 10, wobei die Vertiefungen in der Diamantschicht durch reaktives Ionenätzen der Diamantschicht erhalten werden, während Bereiche der Diamantschicht nicht geätzt werden sollen, mit einer Schutzschicht aus Siliziumdioxid bedeckt sind.
- **12.** Das Verfahren nach Anspruch 1, wobei die Diamantschicht undotiert ist und mindestens eine zweite Elektrode (156) ebenfalls auf der Membran während des letzten Schritts gebildet wird.
- 10 **13.** Das Verfahren nach Anspruch 1, wobei die Diamantschicht dotiert ist.
  - 14. Das Verfahren nach Anspruch 13, wobei zumindest eine zweite Elektrode (156), die als Elektrodenanschluss dienen wird, auch auf der Membran in der letzten Stufe gebildet wird.
- 15 15. Das Verfahren nach einem der Ansprüche 12 oder 14, wobei die zweite Elektrode (156) aus einer Kombination aus Aluminium, Platin, Titan und Gold ist.
  - 16. Das Verfahren nach Anspruch 15, wobei die zweite Elektrode (156) aus Aluminium auf die Membran gesputtert wird.
- 20 17. Das Verfahren nach Anspruch 15, wobei die zweite Elektrode (156) aus einer Titanschicht auf der Membran, einer Platinschicht auf der Titanschicht und einer Goldschicht auf der Titanschicht besteht.

## Revendications

5

- 1. Un procédé de microfabrication d'un transducteur ultrasonore micro-usinée capacitive (CMUT) contenant au moins une cellule CMUT comprenant les étapes:
- préparation d'un substrat (100) par 30 • préparation d'une première couche d'électrode (102) sur un substrat, de préférence par dopage de la surface dudit substrat; • et formant des parois de la cavité (114) sur ladite première couche d'électrode (102) par dépôt d'un oxyde thermique d'oxyde de silicium puis gravure d'un matériau de paroi de la cavité; 35 - préparation d'une membrane par • la préparation ou l'obtention de la couche de diamant (120) déposée sur une tranche de base de la membrane (118): 40 • et former et polir une couche intermédiaire (124) sur la couche de diamant à haute température de l'oxyde de dioxyde de silicium, en utilisant la SiH<sub>2</sub>Cl<sub>2</sub> et N<sub>2</sub>O avec le rapport de débit SiH<sub>2</sub>Cl<sub>2</sub> de N<sub>2</sub>O spécifique égal à 1:2 est déposée; - l'assemblage de la membrane sur le substrat de telle sorte que la couche intermédiaire est confronté à des 45 cavités, par liaison directe plaquette activé par plasma entre la couche intermédiaire et les parois de la cavité; - retirer la tranche de base de la membrane (118) de la couche de diamant; - et former au moins une première connexion d'électrode (156); dans lequel ladite couche intermédiaire (124) est en une matière ayant une affinité chimique élevée vers le matériau de la cavité du mur, la rugosité de surface de ladite couche intermédiaire est diminuée par polissage
- à moins de 0,5 nm, et l'épaisseur de ladite couche intermédiaire après polissage est déterminée de telle sorte que le comportement de la membrane est déterminée par la couche de diamant.
  - 2. Le procédé selon la revendication 1, dans lequel le rapport de l'épaisseur de la poli oxyde à haute température à celle de la couche de diamant est inférieure à 5, de préférence égal à 0,25.
- 55
- **3.** Le procédé selon la revendication 1, dans lequel l'épaisseur de l'oxyde à température élevée avant le polissage est d'au moins 0,3 μm supérieure à celle de la poli oxyde à haute température.

- 4. Le procédé selon la revendication 1, dans lequel la membrane est montée sur le substrat après l'activation de surface par  $N_2$  plasma et à 550 °C, sous un vide de 10<sup>-4</sup> mbar.
- 5. Le procédé selon la revendication 1, dans lequel la couche de diamant est de diamant nanocristallin.
- 6. Le procédé selon la revendication 5, dans lequel la couche de diamant se trouve sur un substrat de silicium.
- 7. Le procédé selon la revendication 1, dans lequel la couche de diamant est du diamant ultrananocrystalline.
- 10 8. Le procédé selon la revendication 7, dans lequel la couche de diamant se trouve sur un substrat de dioxyde de silicium.
  - **9.** Le procédé selon l'une quelconque des revendications 5 à 8, dans lequel la couche de diamant a une contrainte résiduelle inférieure à 50 MPa.
- 10. Le procédé selon la revendication 1, dans lequel les premières connexions d'électrode (148) sont formées dans au moins un évidement dans la couche de diamant.
  - 11. Le procédé selon la revendication 10, dans lequel les évidements dans la couche de diamant sont obtenus par gravure ionique réactive de la couche de diamant tandis que les régions de la couche de diamant de ne pas graver sont recouverts d'une couche protectrice de dioxyde de silicium.
  - **12.** Le procédé selon la revendication 1, dans lequel la couche de diamant est non dopée et au moins une deuxième électrode (156) est également formée sur la membrane au cours de la dernière étape.
- <sup>25</sup> **13.** Le procédé selon la revendication 1, dans lequel la couche de diamant est dopé.
  - **14.** Le procédé selon la revendication 13, dans lequel au moins une seconde électrode (156) d'agir comme une connexion d'électrode est également formée sur la membrane au cours de la dernière étape.
- 30 15. Le procédé selon l'une quelconque des revendication 12 ou 14, dans lequel la seconde électrode (156) est d'une combinaison d'aluminium, le platine, le titane et l'or.
  - **16.** Le procédé selon la revendication 15, dans lequel la seconde électrode (156) est de l'aluminium pulvérisé sur la membrane.
- 35

5

20

- 50
- 17. Le procédé selon la revendication 15, dans lequel la seconde electrode (156) est constituée d'une couche de titane sur la membrane, une couche de platine sur ladite couche de titane et une couche d'or sur ladite couche de titane.

40

45

50



# **FIG.** 1

























**FIG. 8** 













**FIG. 11** 



(a)



FIG. 12









## **REFERENCES CITED IN THE DESCRIPTION**

This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

#### Patent documents cited in the description

• US 7846102 B2 [0009] [0011]

• US 7530952 B2 [0010] [0011]

• US 7745248 B2 [0009] [0011]

#### Non-patent literature cited in the description

• **B. BAYRAM.** Plasma-activated direct bonding of diamond-on-insulator wafers to thermal oxide grown silicon wafers. *Diamond and Related Materials*, 2010, vol. 19, 1431-1435 [0013]